# **Litmus Testing at Rack Scale**





ad

# We're Going to Build a Large Program Collider



Collide *instructions* at 0.99*c*, and observe the decay products.



# **Programmers Once (Thought They) Understood Computer Architecture**

Figure 1.4 Hardware organization of a typical system. CPU: Central Processing Unit, ALU: Arithmetic/Logic Unit, PC: Program counter, USB: Universal Serial Bus.



systems, but all systems have a similar look and feel. Don't worry about the complexity of this figure just now. We will get to its various details in stages throughout the course of the book.



#### **ETH** zürich

## Symmetric Multiprocessors Were Fairly Simple





## **Concurrent Code Makes Architecture Visible**

### Consider message passing.

- Pretty much the simplest thing you can do with shared memory.
- Systems like Barrelfish rely on it.
- When are barriers required?
- You can't write good code, without sufficiently understanding the hardware.
- We're combining components in new ways.





### **Message Passing with Shared Memory**





## **Message Passing with a Write Buffer**





### **Message Passing with a Barrier**







## Of Course, CPUs Aren't That Simple





#### **ETH** zürich

### You Can't Trust the Hardware

- seL4 was verified modulo a hardware model.
- The Cortex A8 has bugs:
  - Cache flushes don't work.
  - As of today, these "errata" are still not public.
  - We rediscovered these by accident.
- Non-coherent memory is coming.

#### Source: Chip Errata for the i.MX51, Freescale Semiconductor

| ENGcm09830 | ARM: Load and Store operations on the shared device memory<br>regions may not complete in program order                                 | No fix scheduled                  | 12 |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----|
| ENGcm07788 | ARM: A RAW hazard on certain CP15 registers can result in a stale register read                                                         | No fix scheduled                  | 14 |
| ENGcm04786 | ARM: ARPROT[0] is incorrectly set to indicate a USER transaction for<br>memory accesses generated from user tablewalks                  | No fix scheduled                  | 16 |
| ENGcm04785 | ARM: C15 Cache Selection Register (CSSELR) is not banked                                                                                | No fix scheduled                  | 18 |
| ENGcm07784 | ARM: Cache clean memory ops generated by the Preload Engine or<br>Clean by MVA to PoC instructions may corrupt the memory               | No fix scheduled                  | 19 |
| ENGcm07786 | ARM: Under a specific set of conditions, a cache maintenance<br>operation performed by MVA can result in memory corruption              | No fix scheduled                  | 21 |
| ENGcm07782 | ARM: Clean and Clean/Invalidate maintenance ops by MVA to PoC may not push data to external memory                                      | No fix scheduled                  | 23 |
| ENGcm04758 | ARM: Incorrect L2 cache eviction can occur when L2 is configured as an inner cache                                                      | No fix scheduled                  | 25 |
| ENGcm04761 | ARM: Swap instruction, preload instruction, and instruction fetch request can interact and cause deadlock                               | No fix scheduled                  | 26 |
| ENGcm04759 | ARM: NEON load data can be incorrectly forwarded to a subsequent request                                                                | No fix scheduled                  | 28 |
| ENGcm04760 | ARM: Under a specific set of conditions, processor deadlock can<br>occur when L2 cache is servicing write allocate memory No fix schere |                                   | 30 |
| ENGcm10230 | ARM: Clarification regarding the ALP bits in AMC register                                                                               | No fix scheduled -Clarified in RM | 32 |
| ENGcm10700 | ARM: If a Perf Counter OVFL occurs simultaneously with an update to a CP14 or CP15 register, the OVFL status can be lost                | No fix scheduled                  | 33 |
| ENGcm10716 | ARM: A Neon store to device memory can result in dropping a No fix scheduled previous store                                             |                                   | 35 |
| ENGcm10701 | ARM: BTB invalidate by MVA operations do not work as intended No fix scheduled when the IBE bit is enabled                              |                                   | 37 |
| ENGcm10703 | ARM: Taking a watchpoint is incorrectly prioritized over a precise data abort if both occur simultaneously on the same address          |                                   | 39 |
| ENGcm10724 | ARM: VCVT.f32.u32 can return wrong result for the input<br>0xFFFF_FF01 in one specific configuration of the floating point unit         | No fix scheduled                  | 41 |



#### **ETH** zürich

### And Then There's Rack Scale...



### There's a Lot of Data Available



# **ARM High-Speed Serial Trace Port**

- Streams from the *Embedded Trace Macrocell*.
- Cycle-accurate control flow + events @ 6GiB/s+
- Compatible with FPGA PHYs.
- Well-documented protocol.
- Available on ARMv8







Image: Teledyne Lecroy

### **The HSSTP Hardware**

- The official tool is CHF10,000 per core.
- The cable run is maximum 15cm.
- It's PHY-compatible with common FPGAs
- A CHF6k FGPA could easily handle 10 15x cheaper!
- We're working with the D-ITET DZ on an interface board.
- If you like soldering, let us know!





# **Fancy Triggering and Filtering**

- The ETM has sophisticated filtering e.g. *Sequencer*.
- Bn and Fn can be just about any events on the SoC.
- States can enable/disable trace, or log events.
- A powerful facility for *pre-filtering*





# Filtering and Offload in an FPGA

- We'll need to intelligently filter high-rate data.
- We're using an FPGA for the physical interface already.
- How much processing could we do?
- We have expertise in the group with FPGA query offloading
  - Zsolt and I are writing a joint Master's project proposal on this.





### **Hardware Tracing for Correctness**



### Are HW operations right?

| $\exists va. va \rightarrow pa$             |  |  |  |  |
|---------------------------------------------|--|--|--|--|
| unmap(pa);<br>cleanDCache();<br>flushTLB(); |  |  |  |  |
| $\exists va. va \rightarrow pa$             |  |  |  |  |

- Real time pipeline trace on ARM.
- Can halt and inspect caches.
- HW has "errata" (bugs).
- Check that it actually works!
- Catch transient and race bugs.

### **Hardware Tracing for Performance**

![](_page_17_Figure_2.jpeg)

# Properties to Check: Security

- Runtime verification is an established field.
- Lots of existing work to build on.
- What properties could we check efficiently?
- How could we map them to the filtering pipeline?

![](_page_18_Picture_6.jpeg)

http://www.cl.cam.ac.uk/research/security/ctsrd/tesla/

![](_page_18_Picture_9.jpeg)

# **Processing Engine**

![](_page_19_Picture_2.jpeg)

- That's a lot of data, how can we process it?
- This is what rack-scale systems are for!
- Andrei is starting on this as his Master's project.

![](_page_19_Picture_6.jpeg)

# **Properties to Check: Memory Management**

- Could we check this?
- We don't have data values (a & b).
- We can play clever tricks with the hardware!
- Shows what we could do with data trace.

void \*a = malloc();
...
free(b);
{a = b}

![](_page_20_Figure_7.jpeg)

![](_page_20_Picture_8.jpeg)

#### **ETH** zürich

# **A Streaming Verification Engine**

| <b>Sources</b>    | Capture          | <b>Processing</b>  | <b>Properties</b>        |
|-------------------|------------------|--------------------|--------------------------|
| HSSTP             | ETM<br>Sequencer | Dataflow<br>Engine | TESLA                    |
| Packet<br>Capture | FPGA<br>Capture  | FPGA<br>Offload    | Coherence<br>correctness |

![](_page_21_Picture_3.jpeg)

![](_page_21_Picture_4.jpeg)

Requirements

\_72

# Offloading Example: LTL to Büchi

 $\underbrace{\text{store } 0 \times a 000 \ 1}_{\text{On core } 1} \implies \Diamond \Box \underbrace{\text{read } 0 \times a 000 = 1}_{\text{On core } 2}$ 

- LTL(-ish) formula: A store on core 1 is eventually visible on core 2.
- Think regular expressions for infinite streams.
- As for REs, we compile a checking automaton.
- Run the automaton in real time and look for violations.
- FPGAs are good at state machines.

![](_page_22_Picture_8.jpeg)

![](_page_22_Picture_9.jpeg)

### **An Instrumented Rack-Scale System**

![](_page_23_Picture_2.jpeg)

- 64 SoCs x 5Gb/s = 320Gb/s trace output.
- Online checkers (e.g. automata) will be essential at this scale.
- We're going to build this:
  A rack of ARMv8 cores & FPGAs.
- We're starting a fortnightly reading group to get up to speed on the Runtime Monitoring literature feel free to join.

https://code.systems.ethz.ch/project/view/55/

rack-tracing@lists.inf.ethz.ch

![](_page_23_Picture_10.jpeg)